This paper presents the electrical characterization of the on-resistance (RON) of on-wafer 100 V p-GaN power High-Electron-Mobility Transistors (HEMTs). This study assesses device degradation in the context of a monolithically integrated half-bridge circuit, considering both Low-Side (LS) and High-Side (HS) configurations. Since on-wafer samples have been characterized, a custom experimental setup was developed to emulate stress conditions experienced by the devices in the half-bridge circuit. A periodic signal (T = 10 mu s, TON = 2 mu s) switching from the OFF to the ON state was applied for a cumulative duration of 1000 s. Different OFF-state stress conditions were applied by varying the gate-source OFF voltage (VGS,OFF) between 0 V and -10 V. The on-resistance exhibited a positive drift over time for devices in either the LS or the HS configuration, with the latter showing a more pronounced degradation. Measurements at higher temperatures (up to 90 degrees C) were carried out to characterize the dynamics of the physical mechanism behind the degradation effects. We identified hole emission from C-related acceptor traps in the buffer as the main mechanism for the observed degradation, which is present in both the HS and the LS configurations. The additional degradation observed in the HS case was attributed to the back-gating effect, stemming from the non-null body-to-source voltage. Furthermore, we found that a more negative VGS,OFF further increases RON degradation, likely related to the higher electric field near the gate contact, which enhances hole emission from C-related acceptor traps.

Impact of OFF-State Stress on Dynamic RON of On-Wafer 100 V p-GaN HEMTs, Studied by Emulating Monolithically Integrated Half-Bridge Operation / Modica, L.; Zagni, N.; Cioni, M.; Cappellini, G.; Giorgino, G.; Iucolano, F.; Verzellesi, G.; Chini, A.. - In: ELECTRONICS. - ISSN 2079-9292. - 14:23(2025), pp. 4756-1-4756-11. [10.3390/electronics14234756]

Impact of OFF-State Stress on Dynamic RON of On-Wafer 100 V p-GaN HEMTs, Studied by Emulating Monolithically Integrated Half-Bridge Operation

Modica L.;Zagni N.;Cioni M.;Cappellini G.;Giorgino G.;Verzellesi G.;Chini A.
2025

Abstract

This paper presents the electrical characterization of the on-resistance (RON) of on-wafer 100 V p-GaN power High-Electron-Mobility Transistors (HEMTs). This study assesses device degradation in the context of a monolithically integrated half-bridge circuit, considering both Low-Side (LS) and High-Side (HS) configurations. Since on-wafer samples have been characterized, a custom experimental setup was developed to emulate stress conditions experienced by the devices in the half-bridge circuit. A periodic signal (T = 10 mu s, TON = 2 mu s) switching from the OFF to the ON state was applied for a cumulative duration of 1000 s. Different OFF-state stress conditions were applied by varying the gate-source OFF voltage (VGS,OFF) between 0 V and -10 V. The on-resistance exhibited a positive drift over time for devices in either the LS or the HS configuration, with the latter showing a more pronounced degradation. Measurements at higher temperatures (up to 90 degrees C) were carried out to characterize the dynamics of the physical mechanism behind the degradation effects. We identified hole emission from C-related acceptor traps in the buffer as the main mechanism for the observed degradation, which is present in both the HS and the LS configurations. The additional degradation observed in the HS case was attributed to the back-gating effect, stemming from the non-null body-to-source voltage. Furthermore, we found that a more negative VGS,OFF further increases RON degradation, likely related to the higher electric field near the gate contact, which enhances hole emission from C-related acceptor traps.
2025
Inglese
14
23
4756-1
4756-11
p-GaN HEMTs; OFF-state stress; dynamic RON; carbon doping; half-bridge
open
info:eu-repo/semantics/article
Contributo su RIVISTA::Articolo su rivista
262
Impact of OFF-State Stress on Dynamic RON of On-Wafer 100 V p-GaN HEMTs, Studied by Emulating Monolithically Integrated Half-Bridge Operation / Modica, L.; Zagni, N.; Cioni, M.; Cappellini, G.; Giorgino, G.; Iucolano, F.; Verzellesi, G.; Chini, A.. - In: ELECTRONICS. - ISSN 2079-9292. - 14:23(2025), pp. 4756-1-4756-11. [10.3390/electronics14234756]
Modica, L.; Zagni, N.; Cioni, M.; Cappellini, G.; Giorgino, G.; Iucolano, F.; Verzellesi, G.; Chini, A.
8
   Centro Nazionale per la Mobilità Sostenibile
   MOST
   Ministero dell'Università e della Ricerca
   PNRR
   CUP E93C22001070001
File in questo prodotto:
File Dimensione Formato  
MDPI_Rev_2_1_pdf.pdf

Open access

Descrizione: Articolo accettato
Tipologia: AAM - Versione dell'autore revisionata e accettata per la pubblicazione
Licenza: [IR] creative-commons
Dimensione 1.67 MB
Formato Adobe PDF
1.67 MB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

Licenza Creative Commons
I metadati presenti in IRIS UNIMORE sono rilasciati con licenza Creative Commons CC0 1.0 Universal, mentre i file delle pubblicazioni sono rilasciati con licenza Attribuzione 4.0 Internazionale (CC BY 4.0), salvo diversa indicazione.
In caso di violazione di copyright, contattare Supporto Iris

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11380/1392369
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact