A novel FinFET-based LDMOS device with a breakdown voltage of ~ 11 V and a record RF performance, with fMAX ~ 240 GHz and fT ~ 60 GHz, is presented. The device is composed of a thick gate oxide in the channel and two uniquely-connected dummy gates in the drain extension to optimize the electric field for reducing the device degradation due to hot carrier injection. The device reliability is further improved by using a baseline mask to partly block the P-well implant for smoothening the doping profile at the channel-drift junction. The device concept has been intensively assessed by TCAD, and fabricated in a 16nm FinFET node. A 5.5 GHz power-amplifier utilizing this novel LDMOS has been designed and taped-out on the same silicon. On-wafer measurements have been done to characterize DC, RF and reliability of these new devices. The measured characteristics, both on device and circuit level, confirmed the breakthrough RF performance and robustness of this new LDMOS compared to state-of-the-art LDMOS in FinFET processes
Novel 3.3V RF-LDMOS in 16nm FinFET with the best RF and reliability trade-off enabling integrated Watt-level power amplifiers in connectivity SoC / Viet Dinh, Thanh; Pronin, Nick; Ruggieri, Alessandro; H Both, Thiago; H Perera, Asanga; Dieball, Oliver; Pijper, R. M. T.; Swanenberg, M.; Xie, J.; Tondelli, Lisa; Selmi, Luca. - (2026). ( 2025 IEEE International Electron Devices Meeting, IEDM 2025 San Francisco, CA, USA 6-10 Dicembre 2025) [10.1109/IEDM50572.2025.11353642].
Novel 3.3V RF-LDMOS in 16nm FinFET with the best RF and reliability trade-off enabling integrated Watt-level power amplifiers in connectivity SoC
Alessandro RuggieriInvestigation
;Lisa TondelliVisualization
;Luca SelmiSupervision
2026
Abstract
A novel FinFET-based LDMOS device with a breakdown voltage of ~ 11 V and a record RF performance, with fMAX ~ 240 GHz and fT ~ 60 GHz, is presented. The device is composed of a thick gate oxide in the channel and two uniquely-connected dummy gates in the drain extension to optimize the electric field for reducing the device degradation due to hot carrier injection. The device reliability is further improved by using a baseline mask to partly block the P-well implant for smoothening the doping profile at the channel-drift junction. The device concept has been intensively assessed by TCAD, and fabricated in a 16nm FinFET node. A 5.5 GHz power-amplifier utilizing this novel LDMOS has been designed and taped-out on the same silicon. On-wafer measurements have been done to characterize DC, RF and reliability of these new devices. The measured characteristics, both on device and circuit level, confirmed the breakthrough RF performance and robustness of this new LDMOS compared to state-of-the-art LDMOS in FinFET processes| File | Dimensione | Formato | |
|---|---|---|---|
|
Novel_3.3V_RF-LDMOS_in_16nm_FinFET_with_the_best_RF_and_reliability_trade-off_enabling_integrated_Watt-level_power_amplifiers_in_connectivity_SoC.pdf
Accesso riservato
Tipologia:
VOR - Versione pubblicata dall'editore
Licenza:
[IR] closed
Dimensione
1.8 MB
Formato
Adobe PDF
|
1.8 MB | Adobe PDF | Visualizza/Apri Richiedi una copia |
Pubblicazioni consigliate

I metadati presenti in IRIS UNIMORE sono rilasciati con licenza Creative Commons CC0 1.0 Universal, mentre i file delle pubblicazioni sono rilasciati con licenza Attribuzione 4.0 Internazionale (CC BY 4.0), salvo diversa indicazione.
In caso di violazione di copyright, contattare Supporto Iris




