This paper presents for the first time a new compact SPICE model of floating gate nonvolatile memory cells capable to reproduce effectively its complete dc electrical behavior in every bias conditions. This model features many advantages compared to previous ones: it is simple and easy to implement since it uses SPICE circuit elements, is scalable, and its computational time is not excessive. It is based on a new procedure that calculates the floating gate voltage without using fixed capacitive coupling coefficients, thus improving the floating gate voltage estimate that is fundamental for the correct modeling of cell operations. Moreover, this model requires only the usual parameters adopted for SPICE-like models of MOS transistors plus the floating gate-control gate capacitance, making it very attractive to industry as the same parameter extraction procedure used for MOS transistors can be directly applied. The model we propose has been validated on (EPROM)-P-2 and Flash memory cells manufactured in existing technology (0.35 mum and 0.25 mum) by STMicroelectronics.

A new compact DC model of floating gate memory cells without capacitive coupling coefficients / Larcher, Luca; Pavan, Paolo; S., Pietri; L., Albani; A., Marmiroli. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - STAMPA. - 49:2(2002), pp. 301-307. [10.1109/16.981221]

A new compact DC model of floating gate memory cells without capacitive coupling coefficients

LARCHER, Luca;PAVAN, Paolo;
2002

Abstract

This paper presents for the first time a new compact SPICE model of floating gate nonvolatile memory cells capable to reproduce effectively its complete dc electrical behavior in every bias conditions. This model features many advantages compared to previous ones: it is simple and easy to implement since it uses SPICE circuit elements, is scalable, and its computational time is not excessive. It is based on a new procedure that calculates the floating gate voltage without using fixed capacitive coupling coefficients, thus improving the floating gate voltage estimate that is fundamental for the correct modeling of cell operations. Moreover, this model requires only the usual parameters adopted for SPICE-like models of MOS transistors plus the floating gate-control gate capacitance, making it very attractive to industry as the same parameter extraction procedure used for MOS transistors can be directly applied. The model we propose has been validated on (EPROM)-P-2 and Flash memory cells manufactured in existing technology (0.35 mum and 0.25 mum) by STMicroelectronics.
2002
49
2
301
307
A new compact DC model of floating gate memory cells without capacitive coupling coefficients / Larcher, Luca; Pavan, Paolo; S., Pietri; L., Albani; A., Marmiroli. - In: IEEE TRANSACTIONS ON ELECTRON DEVICES. - ISSN 0018-9383. - STAMPA. - 49:2(2002), pp. 301-307. [10.1109/16.981221]
Larcher, Luca; Pavan, Paolo; S., Pietri; L., Albani; A., Marmiroli
File in questo prodotto:
Non ci sono file associati a questo prodotto.
Pubblicazioni consigliate

Licenza Creative Commons
I metadati presenti in IRIS UNIMORE sono rilasciati con licenza Creative Commons CC0 1.0 Universal, mentre i file delle pubblicazioni sono rilasciati con licenza Attribuzione 4.0 Internazionale (CC BY 4.0), salvo diversa indicazione.
In caso di violazione di copyright, contattare Supporto Iris

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11380/304850
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 43
  • ???jsp.display-item.citation.isi??? 29
social impact