We describe a low fabrication cost, high-performance implementation of SiGe BiCMOS on SOI. The use of high-energy Implant allows the simultaneous formation of the subcollector and an additional n-type region below the buried oxide. The combination of buried oxide layer and floating n-type region underneath results In a very low col lector-to-substrate capacitance. We also show that this process option achieves a much lower thermal resistance than using SOI with deep trench isolation, both reducing cost and curbing self-heating effects.

Minimizing thermal resistance and collector-to-substrate capacitance in graded base SiGe BiCMOS on SOI / M., Mastrapasqua; Palestri, Pierpaolo; A., Pacelli; G. K., Celler; M. R., Frei; P. R., Smith; R. W., Johnson; L., Bizzarro; W., Lin; T. G., Ivanov; M. S., Carroll; I. C., Kizilyalli; C. A., King. - In: IEEE ELECTRON DEVICE LETTERS. - ISSN 0741-3106. - 23:3(2002), pp. 145-147. [10.1109/55.988819]

Minimizing thermal resistance and collector-to-substrate capacitance in graded base SiGe BiCMOS on SOI

PALESTRI, Pierpaolo;
2002

Abstract

We describe a low fabrication cost, high-performance implementation of SiGe BiCMOS on SOI. The use of high-energy Implant allows the simultaneous formation of the subcollector and an additional n-type region below the buried oxide. The combination of buried oxide layer and floating n-type region underneath results In a very low col lector-to-substrate capacitance. We also show that this process option achieves a much lower thermal resistance than using SOI with deep trench isolation, both reducing cost and curbing self-heating effects.
2002
23
3
145
147
Minimizing thermal resistance and collector-to-substrate capacitance in graded base SiGe BiCMOS on SOI / M., Mastrapasqua; Palestri, Pierpaolo; A., Pacelli; G. K., Celler; M. R., Frei; P. R., Smith; R. W., Johnson; L., Bizzarro; W., Lin; T. G., Ivanov; M. S., Carroll; I. C., Kizilyalli; C. A., King. - In: IEEE ELECTRON DEVICE LETTERS. - ISSN 0741-3106. - 23:3(2002), pp. 145-147. [10.1109/55.988819]
M., Mastrapasqua; Palestri, Pierpaolo; A., Pacelli; G. K., Celler; M. R., Frei; P. R., Smith; R. W., Johnson; L., Bizzarro; W., Lin; T. G., Ivanov; M....espandi
File in questo prodotto:
File Dimensione Formato  
2002_03_IEEE_Mastrapasqua_MinimizingThermalResistance.pdf

Accesso riservato

Dimensione 193.59 kB
Formato Adobe PDF
193.59 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

Licenza Creative Commons
I metadati presenti in IRIS UNIMORE sono rilasciati con licenza Creative Commons CC0 1.0 Universal, mentre i file delle pubblicazioni sono rilasciati con licenza Attribuzione 4.0 Internazionale (CC BY 4.0), salvo diversa indicazione.
In caso di violazione di copyright, contattare Supporto Iris

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11380/1328114
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 13
  • ???jsp.display-item.citation.isi??? 7
social impact