This paper reports the experimental evidence of anomalous electrical characteristics of large test structures for the characterization of both silicon-oxide-nitride-oxide-silicon (SONOS) and MOS gate stacks featuring nitride caps. The anomaly has been studied on devices featuring different layouts and it has been attributed to the property of silicon nitride layers to block the diffusion of hydrogen used for the passivation of the Si/SiO2 interface dangling bonds. Since the hydrogen passivation can occur only from the lateral sides of the device, our findings imply restrictions on the dimensions and on the layout of the test structures used to study the electrical properties of the gate stacks in SONOS or in large MOS devices featuring protective nitride caps.

Impact of Device Layout and Annealing Process During the Passivation of Interface States in Presence of Silicon Nitride Layers / Driussi, Francesco; Selmi, Luca; N., Akil; M. J., van Duuren; R., van Schaijk. - In: IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING. - ISSN 0894-6507. - 21:2(2008), pp. 195-200. [10.1109/TSM.2008.2000280]

Impact of Device Layout and Annealing Process During the Passivation of Interface States in Presence of Silicon Nitride Layers

SELMI, Luca;
2008

Abstract

This paper reports the experimental evidence of anomalous electrical characteristics of large test structures for the characterization of both silicon-oxide-nitride-oxide-silicon (SONOS) and MOS gate stacks featuring nitride caps. The anomaly has been studied on devices featuring different layouts and it has been attributed to the property of silicon nitride layers to block the diffusion of hydrogen used for the passivation of the Si/SiO2 interface dangling bonds. Since the hydrogen passivation can occur only from the lateral sides of the device, our findings imply restrictions on the dimensions and on the layout of the test structures used to study the electrical properties of the gate stacks in SONOS or in large MOS devices featuring protective nitride caps.
2008
21
2
195
200
Impact of Device Layout and Annealing Process During the Passivation of Interface States in Presence of Silicon Nitride Layers / Driussi, Francesco; Selmi, Luca; N., Akil; M. J., van Duuren; R., van Schaijk. - In: IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING. - ISSN 0894-6507. - 21:2(2008), pp. 195-200. [10.1109/TSM.2008.2000280]
Driussi, Francesco; Selmi, Luca; N., Akil; M. J., van Duuren; R., van Schaijk
File in questo prodotto:
File Dimensione Formato  
tsm.pdf

Accesso riservato

Dimensione 605.39 kB
Formato Adobe PDF
605.39 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

Licenza Creative Commons
I metadati presenti in IRIS UNIMORE sono rilasciati con licenza Creative Commons CC0 1.0 Universal, mentre i file delle pubblicazioni sono rilasciati con licenza Attribuzione 4.0 Internazionale (CC BY 4.0), salvo diversa indicazione.
In caso di violazione di copyright, contattare Supporto Iris

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11380/1163226
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 0
  • ???jsp.display-item.citation.isi??? 0
social impact